Go to the documentation of this file.
45 #ifndef PHY230_REGISTERMAP_EXTERNAL_H
46 #define PHY230_REGISTERMAP_EXTERNAL_H
48 #define HAVE_REGISTER_MAP (1)
50 #define RG_TRX_STATUS (0x01)
52 #define SR_CCA_DONE 0x01, 0x80, 7
54 #define SR_CCA_STATUS 0x01, 0x40, 6
55 #define SR_reserved_01_3 0x01, 0x20, 5
57 #define SR_TRX_STATUS 0x01, 0x1f, 0
73 #define BUSY_RX_AACK (17)
75 #define BUSY_TX_ARET (18)
77 #define RX_AACK_ON (22)
79 #define TX_ARET_ON (25)
81 #define RX_ON_NOCLK (28)
83 #define RX_AACK_ON_NOCLK (29)
85 #define BUSY_RX_AACK_NOCLK (30)
87 #define STATE_TRANSITION (31)
89 #define RG_TRX_STATE (0x02)
91 #define SR_TRAC_STATUS 0x02, 0xe0, 5
93 #define SR_TRX_CMD 0x02, 0x1f, 0
97 #define CMD_TX_START (2)
99 #define CMD_FORCE_TRX_OFF (3)
101 #define CMD_RX_ON (6)
103 #define CMD_TRX_OFF (8)
105 #define CMD_PLL_ON (9)
107 #define CMD_RX_AACK_ON (22)
109 #define CMD_TX_ARET_ON (25)
111 #define RG_TRX_CTRL_0 (0x03)
113 #define RG_TRX_CTRL_1 (0x04)
115 #define SR_PAD_IO 0x03, 0xc0, 6
117 #define SR_PAD_IO_CLKM 0x03, 0x30, 4
127 #define SR_CLKM_SHA_SEL 0x03, 0x08, 3
129 #define SR_CLKM_CTRL 0x03, 0x07, 0
131 #define CLKM_no_clock (0)
133 #define CLKM_1MHz (1)
135 #define CLKM_2MHz (2)
137 #define CLKM_4MHz (3)
139 #define CLKM_8MHz (4)
141 #define CLKM_16MHz (5)
143 #define RG_PHY_TX_PWR (0x05)
145 #define SR_TX_AUTO_CRC_ON 0x05, 0x80, 7
146 #define SR_reserved_05_2 0x05, 0x70, 4
148 #define SR_TX_PWR 0x05, 0x0f, 0
150 #define RG_PHY_RSSI (0x06)
151 #define SR_reserved_06_1 0x06, 0xe0, 5
153 #define SR_RSSI 0x06, 0x1f, 0
155 #define RG_PHY_ED_LEVEL (0x07)
157 #define SR_ED_LEVEL 0x07, 0xff, 0
159 #define RG_PHY_CC_CCA (0x08)
161 #define SR_CCA_REQUEST 0x08, 0x80, 7
163 #define SR_CCA_MODE 0x08, 0x60, 5
165 #define SR_CHANNEL 0x08, 0x1f, 0
167 #define RG_CCA_THRES (0x09)
169 #define SR_CCA_CS_THRES 0x09, 0xf0, 4
171 #define SR_CCA_ED_THRES 0x09, 0x0f, 0
173 #define RG_IRQ_MASK (0x0e)
175 #define SR_IRQ_MASK 0x0e, 0xff, 0
177 #define RG_IRQ_STATUS (0x0f)
179 #define SR_IRQ_7_BAT_LOW 0x0f, 0x80, 7
181 #define SR_IRQ_6_TRX_UR 0x0f, 0x40, 6
183 #define SR_IRQ_5 0x0f, 0x20, 5
185 #define SR_IRQ_4 0x0f, 0x10, 4
187 #define SR_IRQ_3_TRX_END 0x0f, 0x08, 3
189 #define SR_IRQ_2_RX_START 0x0f, 0x04, 2
191 #define SR_IRQ_1_PLL_UNLOCK 0x0f, 0x02, 1
193 #define SR_IRQ_0_PLL_LOCK 0x0f, 0x01, 0
195 #define RG_VREG_CTRL (0x10)
197 #define SR_AVREG_EXT 0x10, 0x80, 7
199 #define SR_AVDD_OK 0x10, 0x40, 6
201 #define SR_AVREG_TRIM 0x10, 0x30, 4
203 #define AVREG_1_80V (0)
205 #define AVREG_1_75V (1)
207 #define AVREG_1_84V (2)
209 #define AVREG_1_88V (3)
211 #define SR_DVREG_EXT 0x10, 0x08, 3
213 #define SR_DVDD_OK 0x10, 0x04, 2
215 #define SR_DVREG_TRIM 0x10, 0x03, 0
217 #define DVREG_1_80V (0)
219 #define DVREG_1_75V (1)
221 #define DVREG_1_84V (2)
223 #define DVREG_1_88V (3)
225 #define RG_BATMON (0x11)
226 #define SR_reserved_11_1 0x11, 0xc0, 6
228 #define SR_BATMON_OK 0x11, 0x20, 5
230 #define SR_BATMON_HR 0x11, 0x10, 4
232 #define SR_BATMON_VTH 0x11, 0x0f, 0
234 #define RG_XOSC_CTRL (0x12)
236 #define RG_RX_SYN 0x15
238 #define RG_XAH_CTRL_1 0x17
240 #define SR_XTAL_MODE 0x12, 0xf0, 4
242 #define SR_XTAL_TRIM 0x12, 0x0f, 0
244 #define RG_FTN_CTRL (0x18)
246 #define SR_FTN_START 0x18, 0x80, 7
247 #define SR_reserved_18_2 0x18, 0x40, 6
249 #define SR_FTNV 0x18, 0x3f, 0
251 #define RG_PLL_CF (0x1a)
253 #define SR_PLL_CF_START 0x1a, 0x80, 7
254 #define SR_reserved_1a_2 0x1a, 0x70, 4
256 #define SR_PLL_CF 0x1a, 0x0f, 0
258 #define RG_PLL_DCU (0x1b)
260 #define SR_PLL_DCU_START 0x1b, 0x80, 7
261 #define SR_reserved_1b_2 0x1b, 0x40, 6
263 #define SR_PLL_DCUW 0x1b, 0x3f, 0
265 #define RG_PART_NUM (0x1c)
267 #define SR_PART_NUM 0x1c, 0xff, 0
271 #define RG_VERSION_NUM (0x1d)
273 #define SR_VERSION_NUM 0x1d, 0xff, 0
275 #define RG_MAN_ID_0 (0x1e)
277 #define SR_MAN_ID_0 0x1e, 0xff, 0
279 #define RG_MAN_ID_1 (0x1f)
281 #define SR_MAN_ID_1 0x1f, 0xff, 0
283 #define RG_SHORT_ADDR_0 (0x20)
285 #define SR_SHORT_ADDR_0 0x20, 0xff, 0
287 #define RG_SHORT_ADDR_1 (0x21)
289 #define SR_SHORT_ADDR_1 0x21, 0xff, 0
291 #define RG_PAN_ID_0 (0x22)
293 #define SR_PAN_ID_0 0x22, 0xff, 0
295 #define RG_PAN_ID_1 (0x23)
297 #define SR_PAN_ID_1 0x23, 0xff, 0
299 #define RG_IEEE_ADDR_0 (0x24)
301 #define SR_IEEE_ADDR_0 0x24, 0xff, 0
303 #define RG_IEEE_ADDR_1 (0x25)
305 #define SR_IEEE_ADDR_1 0x25, 0xff, 0
307 #define RG_IEEE_ADDR_2 (0x26)
309 #define SR_IEEE_ADDR_2 0x26, 0xff, 0
311 #define RG_IEEE_ADDR_3 (0x27)
313 #define SR_IEEE_ADDR_3 0x27, 0xff, 0
315 #define RG_IEEE_ADDR_4 (0x28)
317 #define SR_IEEE_ADDR_4 0x28, 0xff, 0
319 #define RG_IEEE_ADDR_5 (0x29)
321 #define SR_IEEE_ADDR_5 0x29, 0xff, 0
323 #define RG_IEEE_ADDR_6 (0x2a)
325 #define SR_IEEE_ADDR_6 0x2a, 0xff, 0
327 #define RG_IEEE_ADDR_7 (0x2b)
329 #define SR_IEEE_ADDR_7 0x2b, 0xff, 0
331 #define RG_XAH_CTRL_0 (0x2c)
333 #define SR_MAX_FRAME_RETRIES 0x2c, 0xf0, 4
335 #define SR_MAX_CSMA_RETRIES 0x2c, 0x0e, 1
336 #define SR_reserved_2c_3 0x2c, 0x01, 0
338 #define RG_CSMA_SEED_0 (0x2d)
340 #define SR_CSMA_SEED_0 0x2d, 0xff, 0
342 #define RG_CSMA_SEED_1 (0x2e)
344 #define RG_CSMA_BE 0x2f
346 #define SR_MIN_BE 0x2e, 0xc0, 6
348 #define SR_AACK_SET_PD 0x2e, 0x20, 5
351 #define SR_I_AM_COORD 0x2e, 0x08, 3
353 #define SR_CSMA_SEED_1 0x2e, 0x07, 0