Go to the documentation of this file.
35 #ifndef PHY128RFA1_REGISTERMAP_EXTERNAL_H
36 #define PHY128RFA1_REGISTERMAP_EXTERNAL_H
44 #define RG_TRX_STATUS TRX_STATUS
45 #define SR_TRX_STATUS 0x141, 0x1f, 0
46 #define SR_TRX_CMD 0x142, 0x1f, 0
47 #define STATE_TRANSITION (31)
48 #define SR_TX_PWR 0x145, 0x0f, 0
49 #define RG_VERSION_NUM VERSION_NUM
50 #define RG_MAN_ID_0 MAN_ID_0
51 #define RG_IRQ_MASK IRQ_MASK
52 #define SR_MAX_FRAME_RETRIES 0x16C, 0xf0, 4
53 #define SR_TX_AUTO_CRC_ON 0x144, 0x20, 5
54 #define SR_TRAC_STATUS 0x142, 0xe0, 5
55 #define SR_CHANNEL 0x148, 0x1f, 0
56 #define SR_CCA_MODE 0x148, 0x60, 5
57 #define SR_CCA_REQUEST 0x148, 0x80, 7
58 #define RG_PAN_ID_0 PAN_ID_0
59 #define RG_PAN_ID_1 PAN_ID_1
60 #define RG_SHORT_ADDR_0 SHORT_ADDR_0
61 #define RG_SHORT_ADDR_1 SHORT_ADDR_1
62 #define RG_IEEE_ADDR_0 IEEE_ADDR_0
63 #define RG_IEEE_ADDR_1 IEEE_ADDR_1
64 #define RG_IEEE_ADDR_2 IEEE_ADDR_2
65 #define RG_IEEE_ADDR_3 IEEE_ADDR_3
66 #define RG_IEEE_ADDR_4 IEEE_ADDR_4
67 #define RG_IEEE_ADDR_5 IEEE_ADDR_5
68 #define RG_IEEE_ADDR_6 IEEE_ADDR_6
69 #define RG_IEEE_ADDR_7 IEEE_ADDR_7
71 #define RG_PHY_ED_LEVEL PHY_ED_LEVEL
72 #define RG_RX_SYN RX_SYN
73 #define SR_RSSI 0x146, 0x1f, 0
74 #define SR_PLL_CF_START 0x15a, 0x80, 7
75 #define SR_PLL_DCU_START 0x15b, 0x80, 7
76 #define SR_MAX_CSMA_RETRIES 0x16c, 0x0e, 1
77 #define RG_CSMA_BE CSMA_BE
78 #define RG_CSMA_SEED_0 CSMA_SEED_0
79 #define RG_PHY_RSSI PHY_RSSI
81 #define SR_CCA_ED_THRES 0x149, 0x0f, 0
82 #define SR_CCA_DONE 0x141, 0x80, 7
83 #define SR_CCA_STATUS 0x141, 0x40, 6
84 #define SR_AACK_SET_PD 0x16e, 0x20, 5
89 #define HAVE_REGISTER_MAP (1)
91 #define RG_TRX_STATUS (0x01)
93 #define SR_CCA_DONE 0x01, 0x80, 7
95 #define SR_CCA_STATUS 0x01, 0x40, 6
96 #define SR_reserved_01_3 0x01, 0x20, 5
98 #define SR_TRX_STATUS 0x01, 0x1f, 0
114 #define BUSY_RX_AACK (17)
116 #define BUSY_TX_ARET (18)
118 #define RX_AACK_ON (22)
120 #define TX_ARET_ON (25)
122 #define RX_ON_NOCLK (28)
124 #define RX_AACK_ON_NOCLK (29)
126 #define BUSY_RX_AACK_NOCLK (30)
128 #define STATE_TRANSITION (31)
131 #define RG_TRX_STATE (0x02)
133 #define SR_TRAC_STATUS 0x02, 0xe0, 5
135 #define SR_TRX_CMD 0x02, 0x1f, 0
139 #define CMD_TX_START (2)
141 #define CMD_FORCE_TRX_OFF (3)
143 #define CMD_RX_ON (6)
145 #define CMD_TRX_OFF (8)
147 #define CMD_PLL_ON (9)
149 #define CMD_RX_AACK_ON (22)
151 #define CMD_TX_ARET_ON (25)
153 #define RG_TRX_CTRL_0 (0x03)
155 #define RG_TRX_CTRL_1 (0x04)
157 #define SR_PAD_IO 0x03, 0xc0, 6
159 #define SR_PAD_IO_CLKM 0x03, 0x30, 4
169 #define SR_CLKM_SHA_SEL 0x03, 0x08, 3
171 #define SR_CLKM_CTRL 0x03, 0x07, 0
173 #define CLKM_no_clock (0)
175 #define CLKM_1MHz (1)
177 #define CLKM_2MHz (2)
179 #define CLKM_4MHz (3)
181 #define CLKM_8MHz (4)
183 #define CLKM_16MHz (5)
185 #define RG_PHY_TX_PWR (0x05)
187 #define SR_TX_AUTO_CRC_ON 0x05, 0x80, 7
188 #define SR_reserved_05_2 0x05, 0x70, 4
190 #define SR_TX_PWR 0x05, 0x0f, 0
192 #define RG_PHY_RSSI (0x06)
193 #define SR_reserved_06_1 0x06, 0xe0, 5
195 #define SR_RSSI 0x06, 0x1f, 0
197 #define RG_PHY_ED_LEVEL (0x07)
199 #define SR_ED_LEVEL 0x07, 0xff, 0
201 #define RG_PHY_CC_CCA (0x08)
203 #define SR_CCA_REQUEST 0x08, 0x80, 7
205 #define SR_CCA_MODE 0x08, 0x60, 5
207 #define SR_CHANNEL 0x08, 0x1f, 0
209 #define RG_CCA_THRES (0x09)
211 #define SR_CCA_CS_THRES 0x09, 0xf0, 4
213 #define SR_CCA_ED_THRES 0x09, 0x0f, 0
215 #define RG_IRQ_MASK (0x0e)
217 #define SR_IRQ_MASK 0x0e, 0xff, 0
219 #define RG_IRQ_STATUS (0x0f)
221 #define SR_IRQ_7_BAT_LOW 0x0f, 0x80, 7
223 #define SR_IRQ_6_TRX_UR 0x0f, 0x40, 6
225 #define SR_IRQ_5 0x0f, 0x20, 5
227 #define SR_IRQ_4 0x0f, 0x10, 4
229 #define SR_IRQ_3_TRX_END 0x0f, 0x08, 3
231 #define SR_IRQ_2_RX_START 0x0f, 0x04, 2
233 #define SR_IRQ_1_PLL_UNLOCK 0x0f, 0x02, 1
235 #define SR_IRQ_0_PLL_LOCK 0x0f, 0x01, 0
237 #define RG_VREG_CTRL (0x10)
239 #define SR_AVREG_EXT 0x10, 0x80, 7
241 #define SR_AVDD_OK 0x10, 0x40, 6
243 #define SR_AVREG_TRIM 0x10, 0x30, 4
245 #define AVREG_1_80V (0)
247 #define AVREG_1_75V (1)
249 #define AVREG_1_84V (2)
251 #define AVREG_1_88V (3)
253 #define SR_DVREG_EXT 0x10, 0x08, 3
255 #define SR_DVDD_OK 0x10, 0x04, 2
257 #define SR_DVREG_TRIM 0x10, 0x03, 0
259 #define DVREG_1_80V (0)
261 #define DVREG_1_75V (1)
263 #define DVREG_1_84V (2)
265 #define DVREG_1_88V (3)
267 #define RG_BATMON (0x11)
268 #define SR_reserved_11_1 0x11, 0xc0, 6
270 #define SR_BATMON_OK 0x11, 0x20, 5
272 #define SR_BATMON_HR 0x11, 0x10, 4
274 #define SR_BATMON_VTH 0x11, 0x0f, 0
276 #define RG_XOSC_CTRL (0x12)
278 #define RG_RX_SYN 0x15
280 #define RG_XAH_CTRL_1 0x17
282 #define SR_XTAL_MODE 0x12, 0xf0, 4
284 #define SR_XTAL_TRIM 0x12, 0x0f, 0
286 #define RG_FTN_CTRL (0x18)
288 #define SR_FTN_START 0x18, 0x80, 7
289 #define SR_reserved_18_2 0x18, 0x40, 6
291 #define SR_FTNV 0x18, 0x3f, 0
293 #define RG_PLL_CF (0x1a)
295 #define SR_PLL_CF_START 0x1a, 0x80, 7
296 #define SR_reserved_1a_2 0x1a, 0x70, 4
298 #define SR_PLL_CF 0x1a, 0x0f, 0
300 #define RG_PLL_DCU (0x1b)
302 #define SR_PLL_DCU_START 0x1b, 0x80, 7
303 #define SR_reserved_1b_2 0x1b, 0x40, 6
305 #define SR_PLL_DCUW 0x1b, 0x3f, 0
307 #define RG_PART_NUM (0x1c)
309 #define SR_PART_NUM 0x1c, 0xff, 0
313 #define RG_VERSION_NUM (0x1d)
315 #define SR_VERSION_NUM 0x1d, 0xff, 0
317 #define RG_MAN_ID_0 (0x1e)
319 #define SR_MAN_ID_0 0x1e, 0xff, 0
321 #define RG_MAN_ID_1 (0x1f)
323 #define SR_MAN_ID_1 0x1f, 0xff, 0
325 #define RG_SHORT_ADDR_0 (0x20)
327 #define SR_SHORT_ADDR_0 0x20, 0xff, 0
329 #define RG_SHORT_ADDR_1 (0x21)
331 #define SR_SHORT_ADDR_1 0x21, 0xff, 0
333 #define RG_PAN_ID_0 (0x22)
335 #define SR_PAN_ID_0 0x22, 0xff, 0
337 #define RG_PAN_ID_1 (0x23)
339 #define SR_PAN_ID_1 0x23, 0xff, 0
341 #define RG_IEEE_ADDR_0 (0x24)
343 #define SR_IEEE_ADDR_0 0x24, 0xff, 0
345 #define RG_IEEE_ADDR_1 (0x25)
347 #define SR_IEEE_ADDR_1 0x25, 0xff, 0
349 #define RG_IEEE_ADDR_2 (0x26)
351 #define SR_IEEE_ADDR_2 0x26, 0xff, 0
353 #define RG_IEEE_ADDR_3 (0x27)
355 #define SR_IEEE_ADDR_3 0x27, 0xff, 0
357 #define RG_IEEE_ADDR_4 (0x28)
359 #define SR_IEEE_ADDR_4 0x28, 0xff, 0
361 #define RG_IEEE_ADDR_5 (0x29)
363 #define SR_IEEE_ADDR_5 0x29, 0xff, 0
365 #define RG_IEEE_ADDR_6 (0x2a)
367 #define SR_IEEE_ADDR_6 0x2a, 0xff, 0
369 #define RG_IEEE_ADDR_7 (0x2b)
371 #define SR_IEEE_ADDR_7 0x2b, 0xff, 0
373 #define RG_XAH_CTRL_0 (0x2c)
375 #define SR_MAX_FRAME_RETRIES 0x2c, 0xf0, 4
377 #define SR_MAX_CSMA_RETRIES 0x2c, 0x0e, 1
378 #define SR_reserved_2c_3 0x2c, 0x01, 0
380 #define RG_CSMA_SEED_0 (0x2d)
382 #define SR_CSMA_SEED_0 0x2d, 0xff, 0
384 #define RG_CSMA_SEED_1 (0x2e)
386 #define RG_CSMA_BE 0x2f
388 #define SR_MIN_BE 0x2e, 0xc0, 6
389 #define SR_reserved_2e_2 0x2e, 0x30, 4
391 #define SR_I_AM_COORD 0x2e, 0x08, 3
393 #define SR_CSMA_SEED_1 0x2e, 0x07, 0