38 #if defined ( __ICCARM__ )
39 #pragma system_include
42 #ifndef __CORE_SC000_H_GENERIC
43 #define __CORE_SC000_H_GENERIC
71 #define __SC000_CMSIS_VERSION_MAIN (0x03)
72 #define __SC000_CMSIS_VERSION_SUB (0x30)
73 #define __SC000_CMSIS_VERSION ((__SC000_CMSIS_VERSION_MAIN << 16) | \
74 __SC000_CMSIS_VERSION_SUB )
76 #define __CORTEX_SC (000)
79 #if defined ( __CC_ARM )
81 #define __INLINE __inline
82 #define __STATIC_INLINE static __inline
84 #elif defined ( __GNUC__ )
86 #define __INLINE inline
87 #define __STATIC_INLINE static inline
89 #elif defined ( __ICCARM__ )
91 #define __INLINE inline
92 #define __STATIC_INLINE static inline
94 #elif defined ( __TMS470__ )
96 #define __STATIC_INLINE static inline
98 #elif defined ( __TASKING__ )
100 #define __INLINE inline
101 #define __STATIC_INLINE static inline
103 #elif defined ( __CSMC__ )
106 #define __INLINE inline
107 #define __STATIC_INLINE static inline
115 #if defined ( __CC_ARM )
116 #if defined __TARGET_FPU_VFP
117 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
120 #elif defined ( __GNUC__ )
121 #if defined (__VFP_FP__) && !defined(__SOFTFP__)
122 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
125 #elif defined ( __ICCARM__ )
126 #if defined __ARMVFP__
127 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
130 #elif defined ( __TMS470__ )
131 #if defined __TI__VFP_SUPPORT____
132 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
135 #elif defined ( __TASKING__ )
136 #if defined __FPU_VFP__
137 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
140 #elif defined ( __CSMC__ )
141 #if ( __CSMC__ & 0x400) // FPU present for parser
142 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
152 #ifndef __CMSIS_GENERIC
154 #ifndef __CORE_SC000_H_DEPENDANT
155 #define __CORE_SC000_H_DEPENDANT
158 #if defined __CHECK_DEVICE_DEFINES
160 #define __SC000_REV 0x0000
161 #warning "__SC000_REV not defined in device header file; using default!"
164 #ifndef __MPU_PRESENT
165 #define __MPU_PRESENT 0
166 #warning "__MPU_PRESENT not defined in device header file; using default!"
169 #ifndef __NVIC_PRIO_BITS
170 #define __NVIC_PRIO_BITS 2
171 #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
174 #ifndef __Vendor_SysTickConfig
175 #define __Vendor_SysTickConfig 0
176 #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
191 #define __I volatile const
194 #define __IO volatile
225 #if (__CORTEX_M != 0x04)
226 uint32_t _reserved0:27;
228 uint32_t _reserved0:16;
230 uint32_t _reserved1:7;
249 uint32_t _reserved0:23;
262 #if (__CORTEX_M != 0x04)
263 uint32_t _reserved0:15;
265 uint32_t _reserved0:7;
267 uint32_t _reserved1:4;
290 uint32_t _reserved0:29;
308 __IO uint32_t ISER[1];
309 uint32_t RESERVED0[31];
310 __IO uint32_t ICER[1];
311 uint32_t RSERVED1[31];
312 __IO uint32_t ISPR[1];
313 uint32_t RESERVED2[31];
314 __IO uint32_t ICPR[1];
315 uint32_t RESERVED3[31];
316 uint32_t RESERVED4[64];
339 uint32_t RESERVED0[1];
340 __IO uint32_t SHP[2];
342 uint32_t RESERVED1[154];
347 #define SCB_CPUID_IMPLEMENTER_Pos 24
348 #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos)
350 #define SCB_CPUID_VARIANT_Pos 20
351 #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos)
353 #define SCB_CPUID_ARCHITECTURE_Pos 16
354 #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos)
356 #define SCB_CPUID_PARTNO_Pos 4
357 #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos)
359 #define SCB_CPUID_REVISION_Pos 0
360 #define SCB_CPUID_REVISION_Msk (0xFUL << SCB_CPUID_REVISION_Pos)
363 #define SCB_ICSR_NMIPENDSET_Pos 31
364 #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos)
366 #define SCB_ICSR_PENDSVSET_Pos 28
367 #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos)
369 #define SCB_ICSR_PENDSVCLR_Pos 27
370 #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos)
372 #define SCB_ICSR_PENDSTSET_Pos 26
373 #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos)
375 #define SCB_ICSR_PENDSTCLR_Pos 25
376 #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos)
378 #define SCB_ICSR_ISRPREEMPT_Pos 23
379 #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos)
381 #define SCB_ICSR_ISRPENDING_Pos 22
382 #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos)
384 #define SCB_ICSR_VECTPENDING_Pos 12
385 #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos)
387 #define SCB_ICSR_VECTACTIVE_Pos 0
388 #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL << SCB_ICSR_VECTACTIVE_Pos)
391 #define SCB_VTOR_TBLOFF_Pos 7
392 #define SCB_VTOR_TBLOFF_Msk (0x1FFFFFFUL << SCB_VTOR_TBLOFF_Pos)
395 #define SCB_AIRCR_VECTKEY_Pos 16
396 #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos)
398 #define SCB_AIRCR_VECTKEYSTAT_Pos 16
399 #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos)
401 #define SCB_AIRCR_ENDIANESS_Pos 15
402 #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos)
404 #define SCB_AIRCR_SYSRESETREQ_Pos 2
405 #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos)
407 #define SCB_AIRCR_VECTCLRACTIVE_Pos 1
408 #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos)
411 #define SCB_SCR_SEVONPEND_Pos 4
412 #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos)
414 #define SCB_SCR_SLEEPDEEP_Pos 2
415 #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos)
417 #define SCB_SCR_SLEEPONEXIT_Pos 1
418 #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos)
421 #define SCB_CCR_STKALIGN_Pos 9
422 #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos)
424 #define SCB_CCR_UNALIGN_TRP_Pos 3
425 #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos)
428 #define SCB_SHCSR_SVCALLPENDED_Pos 15
429 #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos)
432 #define SCB_SFCR_UNIBRTIMING_Pos 0
433 #define SCB_SFCR_UNIBRTIMING_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos)
435 #define SCB_SFCR_SECKEY_Pos 16
436 #define SCB_SFCR_SECKEY_Msk (0xFFFFUL << SCB_SHCSR_SVCALLPENDED_Pos)
451 uint32_t RESERVED0[2];
456 #define SCnSCB_ACTLR_DISMCYCINT_Pos 0
457 #define SCnSCB_ACTLR_DISMCYCINT_Msk (1UL << SCnSCB_ACTLR_DISMCYCINT_Pos)
479 #define SysTick_CTRL_COUNTFLAG_Pos 16
480 #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos)
482 #define SysTick_CTRL_CLKSOURCE_Pos 2
483 #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos)
485 #define SysTick_CTRL_TICKINT_Pos 1
486 #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos)
488 #define SysTick_CTRL_ENABLE_Pos 0
489 #define SysTick_CTRL_ENABLE_Msk (1UL << SysTick_CTRL_ENABLE_Pos)
492 #define SysTick_LOAD_RELOAD_Pos 0
493 #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL << SysTick_LOAD_RELOAD_Pos)
496 #define SysTick_VAL_CURRENT_Pos 0
497 #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL << SysTick_VAL_CURRENT_Pos)
500 #define SysTick_CALIB_NOREF_Pos 31
501 #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos)
503 #define SysTick_CALIB_SKEW_Pos 30
504 #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos)
506 #define SysTick_CALIB_TENMS_Pos 0
507 #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL << SysTick_CALIB_TENMS_Pos)
511 #if (__MPU_PRESENT == 1)
530 #define MPU_TYPE_IREGION_Pos 16
531 #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos)
533 #define MPU_TYPE_DREGION_Pos 8
534 #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos)
536 #define MPU_TYPE_SEPARATE_Pos 0
537 #define MPU_TYPE_SEPARATE_Msk (1UL << MPU_TYPE_SEPARATE_Pos)
540 #define MPU_CTRL_PRIVDEFENA_Pos 2
541 #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos)
543 #define MPU_CTRL_HFNMIENA_Pos 1
544 #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos)
546 #define MPU_CTRL_ENABLE_Pos 0
547 #define MPU_CTRL_ENABLE_Msk (1UL << MPU_CTRL_ENABLE_Pos)
550 #define MPU_RNR_REGION_Pos 0
551 #define MPU_RNR_REGION_Msk (0xFFUL << MPU_RNR_REGION_Pos)
554 #define MPU_RBAR_ADDR_Pos 8
555 #define MPU_RBAR_ADDR_Msk (0xFFFFFFUL << MPU_RBAR_ADDR_Pos)
557 #define MPU_RBAR_VALID_Pos 4
558 #define MPU_RBAR_VALID_Msk (1UL << MPU_RBAR_VALID_Pos)
560 #define MPU_RBAR_REGION_Pos 0
561 #define MPU_RBAR_REGION_Msk (0xFUL << MPU_RBAR_REGION_Pos)
564 #define MPU_RASR_ATTRS_Pos 16
565 #define MPU_RASR_ATTRS_Msk (0xFFFFUL << MPU_RASR_ATTRS_Pos)
567 #define MPU_RASR_XN_Pos 28
568 #define MPU_RASR_XN_Msk (1UL << MPU_RASR_XN_Pos)
570 #define MPU_RASR_AP_Pos 24
571 #define MPU_RASR_AP_Msk (0x7UL << MPU_RASR_AP_Pos)
573 #define MPU_RASR_TEX_Pos 19
574 #define MPU_RASR_TEX_Msk (0x7UL << MPU_RASR_TEX_Pos)
576 #define MPU_RASR_S_Pos 18
577 #define MPU_RASR_S_Msk (1UL << MPU_RASR_S_Pos)
579 #define MPU_RASR_C_Pos 17
580 #define MPU_RASR_C_Msk (1UL << MPU_RASR_C_Pos)
582 #define MPU_RASR_B_Pos 16
583 #define MPU_RASR_B_Msk (1UL << MPU_RASR_B_Pos)
585 #define MPU_RASR_SRD_Pos 8
586 #define MPU_RASR_SRD_Msk (0xFFUL << MPU_RASR_SRD_Pos)
588 #define MPU_RASR_SIZE_Pos 1
589 #define MPU_RASR_SIZE_Msk (0x1FUL << MPU_RASR_SIZE_Pos)
591 #define MPU_RASR_ENABLE_Pos 0
592 #define MPU_RASR_ENABLE_Msk (1UL << MPU_RASR_ENABLE_Pos)
615 #define SCS_BASE (0xE000E000UL)
616 #define SysTick_BASE (SCS_BASE + 0x0010UL)
617 #define NVIC_BASE (SCS_BASE + 0x0100UL)
618 #define SCB_BASE (SCS_BASE + 0x0D00UL)
620 #define SCnSCB ((SCnSCB_Type *) SCS_BASE )
621 #define SCB ((SCB_Type *) SCB_BASE )
622 #define SysTick ((SysTick_Type *) SysTick_BASE )
623 #define NVIC ((NVIC_Type *) NVIC_BASE )
625 #if (__MPU_PRESENT == 1)
626 #define MPU_BASE (SCS_BASE + 0x0D90UL)
627 #define MPU ((MPU_Type *) MPU_BASE )
655 #define _BIT_SHIFT(IRQn) ( (((uint32_t)(IRQn) ) & 0x03) * 8 )
656 #define _SHP_IDX(IRQn) ( ((((uint32_t)(IRQn) & 0x0F)-8) >> 2) )
657 #define _IP_IDX(IRQn) ( ((uint32_t)(IRQn) >> 2) )
668 NVIC->ISER[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
680 NVIC->ICER[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
696 return((uint32_t) ((
NVIC->ISPR[0] & (1 << ((uint32_t)(IRQn) & 0x1F)))?1:0));
708 NVIC->ISPR[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
720 NVIC->ICPR[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
736 SCB->SHP[_SHP_IDX(IRQn)] = (
SCB->SHP[_SHP_IDX(IRQn)] & ~(0xFF << _BIT_SHIFT(IRQn))) |
739 NVIC->IP[_IP_IDX(IRQn)] = (
NVIC->IP[_IP_IDX(IRQn)] & ~(0xFF << _BIT_SHIFT(IRQn))) |
759 return((uint32_t)(((
SCB->SHP[_SHP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & 0xFF) >> (8 -
__NVIC_PRIO_BITS))); }
761 return((uint32_t)(((
NVIC->IP[ _IP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & 0xFF) >> (8 -
__NVIC_PRIO_BITS))); }
790 #if (__Vendor_SysTickConfig == 0)
__STATIC_INLINE uint32_t NVIC_GetPriority(IRQn_Type IRQn)
Get Interrupt Priority.
__STATIC_INLINE void NVIC_EnableIRQ(IRQn_Type IRQn)
Enable External Interrupt.
MPU - Register Layout Typedef.
__STATIC_INLINE void NVIC_SystemReset(void)
System Reset.
#define SysTick_LOAD_RELOAD_Msk
__STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
System Tick Configuration.
__STATIC_INLINE void NVIC_ClearPendingIRQ(IRQn_Type IRQn)
Clear Pending Interrupt.
__STATIC_INLINE void NVIC_DisableIRQ(IRQn_Type IRQn)
Disable External Interrupt.
Structure type to access the Nested Vectored Interrupt Controller (NVIC).
__STATIC_INLINE uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn)
Get Pending Interrupt.
Structure type to access the System Timer (SysTick).
Structure type to access the System Control and ID Register not in the SCB.
__STATIC_INLINE void NVIC_SetPendingIRQ(IRQn_Type IRQn)
Set Pending Interrupt.
#define SysTick_CTRL_TICKINT_Msk
Union type to access the Interrupt Program Status Register (IPSR).
Union type to access the Special-Purpose Program Status Registers (xPSR).
#define SysTick_CTRL_CLKSOURCE_Msk
CMSIS Cortex-M Core Instruction Access Header File.
#define SCB_AIRCR_SYSRESETREQ_Msk
Union type to access the Control Registers (CONTROL).
__STATIC_INLINE void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
Set Interrupt Priority.
IRQn
Interrupt Number Definitions.
#define SCB_AIRCR_VECTKEY_Pos
CMSIS Cortex-M Core Function Access Header File.
#define SysTick_CTRL_ENABLE_Msk
Union type to access the Application Program Status Register (APSR).
Structure type to access the System Control Block (SCB).